### 2019/TDC/EVEN/CSCDSC/ CSCGEC-201T/045A

#### TDC (CBCS) Even Semester Exam., 2019

### COMPUTER SCIENCE

### (2nd Semester)

Course No. : CSCDSC-201T CSCGEC-201T

#### ( Computer System Architecture )

Full Marks : 70Pass Marks : 28

Time : 3 hours

The figures in the margin indicate full marks for the questions

Unit—I

### **1.** Answer any *four* from the following :

(a) What is Boolean function? 1

- *(b)* Define binary logic operations with three basic logical operations : AND, OR and NOT.
- (c) Write the difference between combinational and sequential circuits.
- (d) What are the state diagram and state equation for a flip-flop state transition?
- (e) Define register.

#### J9**/2167A**

( Turn Over )

1

1

1

1

J9/2167A

### (2)

- 2. Answer any one from the following : Demonstrate by means of truth table of (a) De Morgan's theorems for three variable. 2 Implement the Boolean function (b)F xy xy yz2 with only OR and NOT gates. **3.** Answer any *one* from the following : Design a combinational circuit that (a)converts BCD code to Excess-3 code. 8 (b) What is a flip-flop? Explain the J-Kflip-flop. 8 UNIT—II **4.** Answer any *four* from the following : Convert the binary number (1110101)<sub>2</sub> (a) to decimal number. 1 Convert the decimal number  $(1231)_{10}$  to (b) binary number. 1 What is gray code? 1 (c)
  - ( Continued )

# (3)

(d) Perform the subtraction with unsigned binary numbers by taking the 2's complement subtrahend of  $(100)_2$   $(110000)_2$ . 1

(e) What are the drawbacks of signed magnitude representation? 1

- 5. Answer any one from the following :
  - (a) Represent decimal number 8620 in(i) BCD and (ii) Excess-3 code.2
  - (b) List the conditions for addition and subtraction with Signed-Magnitude Data.2
- **6.** Answer any *one* from the following :
  - (a) Show that adding B after the operation A  $\overline{B}$  1 restores the original value of A. What should be done with the end carry?
  - (b) Draw the flowchart for Booth's multiplication of signed 2's complex numbers and by applying these steps multiply (9) (13).

#### UNIT—III

7. Answer any *four* from the following : Define and draw the basic computer (a) instruction format. 1 Define (i) instruction code, (ii) operation (b)code. 1 Name the different phases of instruction (c)cycle that consists in the basic 1 computer. What is effective address? (d) 1 Define the instruction STA. 1 (e) 8. Answer any one from the following : Explain the difference between direct (a) address and indirect address. 2 List Memory-Reference (b)some Instruction with symbol, operation decoder and symbolic description. 2 9. Answer any one from the following : What are the hardware components (a) that consist in the basic computer? With a neat diagram, explain the Bus system for four registers. 8

8

J9**/2167A** 

(b) With a neat diagram, explain the Input-Output configuration. Also with a neat diagram demonstrate the interrupt cycle.

Unit—IV

- **10.** Answer any *four* from the following :
  - (a) Convert the infix arithmetic expression

A B A (B D C E)

to reverse polish notation.

- (b) Define arithmetic microoperations.
- (c) Define cache memory. Draw the diagram of memory hierarchy in a computer system.
- (d) Draw the block diagram and timing diagram for the given microoperation :
  - P:R2 R1 1
- *(e)* With a neat diagram, define the microprogrammed control organization.
- **11.** Answer any *one* from the following :
  - (a) Write down the difference between RISC and CISC.

# (6)

- (b) An 8-bit register contains the binary value 10011100.What is the register value after an arithmetic shift right? Starting from the initial number 10011100, determine the register value after an arithmetic shift left, and state whether there is an overflow.
- 12. Answer any one from the following :
  - (a) Briefly discuss the different addressing modes.
  - (b) Write a program in assembly language to evaluate the arithmetic statement : 8

X (A B) (C D)

- (i) Using a general register computer with 3 address instructions.
- (*ii*) Using a general register computer with 2 address instructions.
- *(iii)* Using an accumulator type computer with one address instruction.
- *(iv)* Using a stack organized computer with zero-address operation instruction.

J9**/2167A** 

( Turn Over )

8

1

1

1

1

2

J9**/2167A** 

(Continued)

2

8

# (7)

### Unit—V

| 13. | Answer any <i>four</i> from the following : |                                                                          |   |
|-----|---------------------------------------------|--------------------------------------------------------------------------|---|
|     | (a)                                         | Define I/O command.                                                      | 1 |
|     | (b)                                         | Define control command.                                                  | 1 |
|     | (c)                                         | Define status command.                                                   | 1 |
|     | (d)                                         | Define output data command.                                              | 1 |
|     | (e)                                         | Define input data command.                                               | 1 |
| 14. | Ans                                         | wer any one from the following :                                         |   |
|     | (a)                                         | Write down the difference between<br>Isolated I/O and memory mapped I/O. | 2 |
|     | (b)                                         | Discuss briefly asynchronous data<br>transfer.                           | 2 |
| 15. | Ans                                         | wer any one from the following :                                         |   |
|     | (a)                                         | Explain the different modes of transfer.                                 | 8 |
|     | (b)                                         | With the block diagram, explain the DMA controller.                      | 8 |
|     |                                             |                                                                          |   |

 $\star\star\star$ 

2019/TDC/EVEN/CSCDSC/ CSCGEC-201T/045A

J9—210**/2167A**